# $0.25 \mu m In_{0.52}Al_{0.48}As/In_{0.53}Ga_{0.47}As/InAs_{0.3}P_{0.7}$ Composite Channel HEMTs with an f<sub>T</sub> of 115GHz

Dongmin Liu, Mantu Hudait, Yong Lin, Hyeongnam Kim, Steven A. Ringel, Wu Lu

Department of Electrical and Computer Engineering

The Ohio State University

Columbus, OH 43210, USA

Email: lu@ece.osu.edu

Abstract— In this paper we report growth, fabrication and charaterization of  $In_{0.52}Al_{0.48}As/In_{0.53}Ga_{0.47}As/InAs_{0.3}P_{0.7}$  composite channel HEMTs with a gate length of 0.25  $\mu$ m. In comparison with InAlAs/InGaAs/InP composite channel HEMTs, these devices have better band structure for transferring electrons to the composite channel under high electric field, thus exhibit excellent DC and microwave performance with a peak extrinsic transconductance of 888.3 mS/mm, an  $f_T$  of 115 GHz, and an  $f_{max}$  of 137 GHz. To our knowledge, this is the first report of InAlAs/InGaAs/InAsP composite channel HEMTs. The  $f_T$  is the highest ever reported for any composite channel HEMTs with the same gate length.

## I. INTRODUCTION

InAlAs/InGaAs HEMTs (high electron mobility transistors) have demonstrated excellent performance for high speed and low noise applications. Cut-off frequency as high as 562 GHz has been reported on 25 nm-gate-length devices with a In<sub>0.7</sub>Ga<sub>0.3</sub>As pseudomorphic channel [1]. However, due to the small band gap of InGaAs channel layer, these devices suffer from high gate leakage current and low breakdown voltage.

One way to improve the breakdown voltage and power performance of these devices is adding a larger bandgap material to the InGaAs to form a composite channel structure. Materials which have been considered include InP [2], InAsP [3] and InGaAs with lower Indium composition [4]. In these structures, electrons will be moving in the high mobility InGaAs main channel under low electric field. Under high electric field, they can gain enough energy to transfer into the composite channel thus exploit its advantageous physical properties such as higher breakdown field and higher saturation electron velocity. InP so far received most of the research attention. Much progress in terms of breakdown voltage, speed, and microwave power has been reported [2] [5] [6]. However, as a novel material, InAsP is more preferable because it has a smaller conduction band offset at the InGaAs/InAsP interface, thus electrons can be more easily transferred into the InAsP sub-channel. Also, the composition of InAsP can be varied to optimize device performance. The effort on the growth of such InAlAs/InGaAs/InAsP HEMT structure has been explored [3], but no device work has been reported.

In this paper, we present our recent progress on the growth and fabrication of  $In_{0.52}Al_{0.48}As/In_{0.53}Ga_{0.47}As/InAs_{0.3}P_{0.7}$  composite channel HEMTs. Devices with 0.25  $\mu$ m gate-length

were fabricated and compared with other state of the art composite channel InP-based HEMTs.

## II. DEVICE STRUCTURE AND FABRICATION

The epilayer structure studied for InGaAs/InAsP composite channel devices is shown in Fig.1. The layers were grown on Fe-doped semi-insulating (100) InP substrate by a 2-inch Varian Gen II Molecular Beam Epitaxy (MBE) system. On the InP substrate, an In<sub>0.52</sub>Al<sub>0.48</sub>As buffer with InGaAs/InAlAs supperlattices was first grown. The channel is consisted of, from bottom up, 40 Å of strained InAs<sub>0.3</sub>P<sub>0.7</sub> doped to  $2 \times 10^{18} cm^{-3}$ , 40 Å of undoped InAs<sub>0.3</sub>P<sub>0.7</sub> and 70 Å In<sub>0.53</sub>Ga<sub>0.47</sub>As, followed by 30 Å thick In<sub>0.52</sub>Al<sub>0.48</sub>As spacer, Si-planar doping  $(5 \times 10^{12} \text{ cm}^{-2})$  and 100 Å In<sub>0.52</sub>Al<sub>0.48</sub>As schottky barrier layer. A thin layer (60 Å) of InP is used as the etching stop layer to improve uniformity of gate recess etching. Finally, 400 Å heavily doped In<sub>0.53</sub>Ga<sub>0.47</sub>As  $(1 \times 10^{19} cm^{-3})$  was grown for ohmic contacts. The doping in the first  $InAs_{0.3}P_{0.7}$ channel layer was designed to: (1). act as an extra carrier contribution layer to increase the sheet electron density in the 2-dimensional electron gas (2DEG); and (2). adjust the conduction band edge to form a triangle quantum well at the InAs<sub>0.3</sub>P<sub>0.7</sub> and In<sub>0.52</sub>Al<sub>0.48</sub>As interface. Fig.2 shows the simulation result of depth profile of conduction band edge and electron concentration at equilibrium by solving Poisson and Schrodinger equation self-consistently in one dimension. At equilibrium, electrons will be mainly confined in the InGaAs channel. Under high electric field, at drain side, electrons will gain enough energy to overcome the conduction band offset between InGaAs/InAsP to take advantage of the high electron saturation velocity and higher breakdown field of InAsP. The device wafer has a two-dimensional sheet carrier density of  $3 \times 10^{12} \, cm^{-2}$  and a Hall electron mobility of  $7300 \, cm^2/V \cdot s$ at room temperature.

The device fabrication started with mesa isolation by dry etching using Cl<sub>2</sub>/As plasma in an inductively coupled plasma reactive ion etching system (ICP-RIE). Ge/Au/Ni/Au ohmic contacts were deposited by electron beam evaporation and annealed at 360 °C for 1 minute in a furnace in N<sub>2</sub> ambient. The contact resistance of the ohmic contact is measured by transmission line model (TLM) technique. Fig.3 shows the dependance of resistance on contact metal spacing. Contact resistance is determined to be  $0.03 \ \Omega \cdot mm$ , and the specific

| Cap              | InGaAs        | 400Å  | $1\times 10^{19}\ cm^{-3}$   |
|------------------|---------------|-------|------------------------------|
| Etching stop     | InP           | 60Å   | undoped                      |
| Barrier          | InAlAs        | 100Å  | undoped                      |
| $\delta$ -doping | Si            | _     | $5 \times 10^{12} \ cm^{-2}$ |
| Spacer           | InAlAs        | 30Å   | undoped                      |
| Channel          | InGaAs        | 70Å   | undoped                      |
| Channel          | InAsP         | 40Å   | undoped                      |
| Channel          | InAsP         | 40Å   | $2\times 10^{18}cm^{-3}$     |
| Buffer           | InAlAs with   | 3800Å | Undoped                      |
|                  | supperlattice |       |                              |
| Substrate        | InP           | -     | Semi-insulating              |

Fig. 1. MBE-grown layer structure for InAlAs/InGaAs/InAsP composite channel HEMT on InP substrate.



Fig. 2. Equilibrium conduction band diagram and electron distribution in composite channel HEMTs by solving Poisson and Schrodinger equation(thickness starts from barrier layer).

contact resistivity is  $1.2 \times 10^{-7} \Omega \cdot cm^{-2}$ . To our knowledge, this is the lowest contact resistance achieved on heavily doped In<sub>0.53</sub>Ga<sub>0.47</sub>As. 0.25  $\mu$ m long mushroom-shaped gates were patterned by electron beam lithography with tri-layer resist. A two-step gate recess etching process was employed. The InGaAs contact cap was first etched using selective etchant of citric acid/H<sub>2</sub>O<sub>2</sub> mixture. Then the InP etching stop layer was removed by Ar plasma in ICP-RIE. Finally, Ti/Pt/Au was deposited as Schottky gate contacts. The devices are not passivated. The drain to source spacing is 2  $\mu$ m. The gate width is 100  $\mu$ m.

# **III. RESULTS AND DISCUSSION**

DC characteristics of 0.25 x 2 x 50  $\mu$ m<sup>2</sup> gate InGaAs/InAsP composite channel HEMTs were measured on wafer with Agilent 4156 Semiconductor Parameter Analyzer. The I-V characteristics are shown in Fig.4. The maximum current at V<sub>GS</sub> = 0.2 V and V<sub>DS</sub> = 1 V is 432 mA/mm. The devices pinch off well at gate voltage of -0.5 V. The I-V curves



Fig. 3. Dependance of contact resistance on the spacing for TLM measurement.



Fig. 4. DC I-V characteristic of a  $0.25 \mu m$  x 2 x 50  $\mu m^2$  composite channel HEMT.

show no kink effect, which is a clear sign that the strong impact ionization in InGaAs was successfully suppressed by using InAsP as composite channel. Fig.5 shows the device transfer characteristics. During the measurement, the drain-source voltage was biased at 0.8 V. The maximum extrinsic transconductance achieved is 888.3 mS/mm at  $V_{GS} = -0.01$  V.

The small signal microwave charateristics of the composite channel HEMT were measured using an Agilent 8510C network analyzer from 1 GHz to 40 GHz. The optimum bias condition for the highest gain was determined to be  $V_{GS} = 0.02$  V and  $V_{DS} = 0.8$  V. Fig.6 shows the dependance of intrinsic current gain ( $|H21|^2$ ) and maximum stabile/available gain (MSG/MSG) on frequency for a typical device. The cutoff frequency ( $f_T$ ) determined to be 115 GHz by extrapolating the  $|H21|^2$  at -20dB/dec. The maximum frequency of oscillation ( $f_{max}$ ) is 137 GHz. The  $f_T$  is, to our knowledge, the highest ever reported for InP-based composite channel HEMTs with 0.25  $\mu$ m gate length. It confirms that InAsP has great potential



Fig. 5. Transfer characteristic of a 0.25 x 2 x 50  $\mu \mathrm{m}^2$  composite channel HEMT.



Fig. 6. Current gain and maximum stable/available gain characteristics of a typical  $0.25\mu m$  x 2 x 50  $\mu m$ 2 composite channel HEMT.

as composite channel material for high speed applications. The excellent device performance can be attributed to successful layer structure design, high quality MBE material growth, extremely low ohmic contact resistance and effective control in gate recess etching.

# IV. CONCLUSION

In summary, we have reported our most recent result of 0.25  $\mu$ m In<sub>0.52</sub>Al<sub>0.48</sub>As/In<sub>0.53</sub>Ga<sub>0.47</sub>As/InAs<sub>0.3</sub>P<sub>0.7</sub> composite channel HEMTs. Novel device layer structure using InAs<sub>0.3</sub>P<sub>0.7</sub> as composite channel was grown by MBE. These devices exhibited excellent DC and microwave performance with a peak extrinsic transconductance of 888.3mS/mm and an f<sub>T</sub> of 115 GHz. To our knowledge, this is the first report of InAlAs/InGaAs/InAsP composite channel HEMTs. The f<sub>T</sub> is also the highest ever reported in literature for composite channel HEMTs with the same gate length. The excellent device performance is attributed to successful layer structure design,

high quality material growth, extremely low contact resistance and effective control in gate recess etching.

### ACKNOWLEDGMENT

This work was supported by the National Science Foundation Grants DMR-0313468 and DMR-0216892.

#### REFERENCES

- [1] Y. Yamashita, A. Endohn, K. Shinohara, K. Hikosaka, T. Matsui, S. Hiyamizu, and T. Mimura, "Pseudomorphic  $In_{0.52}Al_{0.48}As/In_{0.7}Ga_{0.3}As$  HEMTs with an ultrahigh  $f_T$  of 562 GHz," *IEEE Electron Device Lett.*, vol. 23, no. 10, pp. 573 575, Oct. 2002.
- [2] T. Enoki, K. Arai, A. Kohzen, and Y. Ishii, "InGaAs/InP double channel HEMT on InP," Proc. 4th IPRM Conf., pp. 14 – 17, Apr. 1992.
- T. Mishima, [3] K. Ouchi. M. Kudo, and H. Ohta1, "Gasepitaxy growth molecular beam of metamorphic source InP/In<sub>0.5</sub>Al<sub>0.5</sub>As/In<sub>0.5</sub>Ga<sub>0.5</sub>As/InAsP high-electron-mobility structures on GaAs substrates," Jpn. J. Appl. Phys., vol. 41, no. 2B, pp. 1004 -1007, Feb. 2002.
- [4] M. Chertouk, H. Heiss, D. Xu, S. Kraus, W. Klein, G. Bohm, G. Trankle, and G. Weimann, "Metamorphic InAlAs/InGaAs HEMTs on GaAs substrates with a novel composite channels design," *IEEE Electron Device Lett.*, vol. 17, no. 6, pp. 273–275, Jun. 1996.
- [5] G. Meneghesso, A. Neviani, R. Oesterholt, M. Matloubian, T. Liu, J. Brown, C. Canali, and E. Zanoni, "On-state and off-state breakdown in GaInAs/InP composite-channel HEMTs with variable GaInAs channel thickness," *IEEE Trans. Electron Devices*, vol. 346, no. 1, pp. 2–9, Jan. 1999.
- [6] M. Boudrissa, E. Delos, X. Wallaert, D. Theron, and J. Jaeger, "A 0.15-μm 60-GHz high-power composite channel GaInAs/InP HEMT with low gate current," *IEEE Electron Device Lett.*, vol. 22, no. 6, pp. 257–259, Jun. 2000.